

# Factory Programmable Quad PLL Clock Generator with VCXO

#### **Features**

- Fully integrated phase-locked loops (PLLs)
- Small quad flat no-leads (QFN) package option
  □ 40% smaller than 20-pin TSSOP
  □ 22% smaller than 16-pin TSSOP
- Selectable output frequency
- Programmable output frequencies
- Output frequency range:

  □ 5 MHz to 166 MHz
- Input frequency range:
  - □ Crystal: 10 MHz to 30 MHz
  - ☐ External reference: 1 MHz to 100 MHz
- Analog voltage-control crystal oscillator (VCXO)
- 16-/20-pin TSSOP and 32-pin QFN packages
- 3.3-V operation with 2.5-V output buffer option

#### **Benefits**

- Meets most digital set top box, DVD recorder, and DTV application requirements
- Multiple high-performance PLLs allow synthesis of unrelated frequencies
- Integration eliminates the need for external loop filter components
- Meets critical timing requirements in complex system designs
- Enables application compatibility
- Complete VCXO solution with ±120 ppm (typical pull range)

### **Logic Block Diagram**





### Contents

| 3      |
|--------|
| 4      |
| 5      |
| 5      |
| 5      |
| 5      |
| 6      |
| 6      |
| 7      |
| 7      |
| 7      |
| 8      |
| 9      |
| 9      |
| 9<br>N |
|        |

| Ordering Information                    | 11 |
|-----------------------------------------|----|
| Possible Configurations                 | 11 |
| Ordering Code Definitions               | 11 |
| Package Drawing and Dimensions          | 12 |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                | 16 |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       |    |



### **Pinouts**

Figure 1. 16-pin TSSOP pinout



Figure 2. 20-pin TSSOP pinout

20 XOUT XIN 🗌 19 VDD FS0 FS1 18 OE/PD# CLKH [ 17 | FS2 CY22389<sup>16</sup> VIN VDD □ vss 🗆 15 🗆 VDD CLKD 14 VSS CLKB | 13 CLKG CLKA 🗌 12 CLKF 9

11 CLKE

CLKC

10

Figure 3. 32-pin QFN pinout





### **Pin Definitions**

| Pin Name |              | Pin Number   |                             | Din Deceription                                                                  |
|----------|--------------|--------------|-----------------------------|----------------------------------------------------------------------------------|
| Pin Name | 16-pin TSSOP | 20-pin TSSOP | 32-pin QFN                  | - Pin Description                                                                |
| XIN      | 1            | 1            | 30                          | Crystal input or reference clock input                                           |
| XOUT     | 16           | 20           | 27                          | Crystal output (No connect if external clock is used)                            |
| CLKA     | 7            | 9            | 11                          | Clock output                                                                     |
| CLKB     | 8            | 8            | 10                          | Clock output                                                                     |
| CLKC     | 9            | 10           | 14                          | Clock output                                                                     |
| CLKD     | 10           | 7            | 9                           | Clock output                                                                     |
| CLKE     | 11           | 11           | 15                          | Clock output                                                                     |
| CLKF     | n/a          | 12           | 17                          | Clock output                                                                     |
| CLKG     | n/a          | 13           | 18                          | Clock output                                                                     |
| CLKH     | n/a          | 4            | 8                           | Clock output                                                                     |
| FS0      | 2            | 2            | 31                          | Frequency select 0                                                               |
| FS1      | 3            | 3            | 32                          | Frequency select 1                                                               |
| FS2      | 14           | 17           | 23                          | Frequency select 2                                                               |
| OE/PD#   | n/a          | 18           | 24                          | Programmable control pin: Output enable (active-high) or power-down (active-low) |
| VIN      | 4            | 16           | 1                           | Analog control input for VCXO                                                    |
| VDD      | 5, 13, 15    | 5, 15, 19    | 2, 3, 16, 21, 22,<br>25, 26 | Voltage supply                                                                   |
| VSS      | 6, 12        | 6, 14        | 4, 5, 6, 7, 19, 20          | Ground                                                                           |
| NC       | N/A          | N/A          | 12, 13, 28, 29              | No connect.                                                                      |



### **General Description**

The CY22388 family of devices has an analog VCXO, four PLLs, up to eight clock outputs and frequency selection capabilities. The frequency selects do not modify any PLL frequency. Instead they allow the user to choose among eight different output divider selections depending on the clock and package configuration. This is illustrated in the Frequency Select Pin Operation tables and on page 1.

There is one programmable OE/PD#. The OE/PD# pin can be programmed as either an output enable pin or a power-down pin. The OE function can be programmed to disable a selected set of outputs when low, leaving the remaining outputs running. Full-chip power-down disables all outputs and the PLLs and most of the active circuitry when low.

#### Factory-Programmable CY22388/89/91

Factory programming is available for high- or low-volume manufacturing by Cypress. All requests must be submitted to the local Cypress field application engineer (FAE) or sales representative. After the request is processed, you receive a new part number, samples, and datasheet with the programmed values. This part number is used for additional sample requests and production orders.

#### **PLLs**

The advantage of having four PLLs is that a single device can generate up to four independent frequencies from a single crystal. Generally a design may require up to four oscillators to accomplish what could be done with a single CY22388.

Each PLL is independent and can be configured to generate a voltage-controlled oscillator (VCO) frequency between 62.5 MHz and 250 MHz. Each PLL can then, in turn, be divided down with post dividers to generate the clock output frequency of the user's choice. The output divider allows each clock output to be divided by 1, 2, 3, 4, 5, 6, 8, 9, 10, 12 or 15. The PLL maximum is reduced to 166 MHz in 'divide by 1' mode due to output buffer limitations.

Outputs that allow frequency switching perform a glitch-free transition. A glitch is defined as a high- or low-time shorter than half the smaller of the two periods being switched between. Extended low time (even many cycles in duration) is acceptable.

Selected clock outputs are capable of being powered off a separate 2.5-V supply. This allows for driving lower voltage swing inputs. The CY22388/89/91 device still requires 3.3 V to power the oscillator and all other internal PLL circuitry. For the 2.5-V output option, refer to the CY22388 application note. Selected clocks and pinout diagrams are explained in this application note.

Clock D can obtain its output from either the reference source or PLL1/N1 with N1 being defined as the output divider for PLL1. Clock H is defined as a copy of clock D. Clock D is only available from PLL1/N1 on the 16-pin package.

For CY22388, CLKB and CLKC have related frequencies. For CY22389 and CY22391, CLKD and CLKF have related frequencies, CLKA and CLKB have related frequencies, and

CLKC and CLKE have related frequencies. Related frequencies come from the same PLL but can have different divider values.

To minimize parts per million (PPM) error on the clock outputs, you must choose a crystal reference frequency that is a common multiple of the desired PLL frequencies. While this is the ideal situation, this is not always the case and the PLLs have high-resolution counters internally to help minimize frequency deviation from the desired frequency.

PLL VCO frequencies are generated by the following equation:  $F_{VCO} = F_{RFF}^* (P/Q)$ 

where  $F_{REF}$  is the reference input frequency, P is the PLL feedback divider, and Q is the reference input divider.

A PLL is a feedback system where the VCO frequency divided by P and reference frequency divided by Q are constantly being compared and the VCO frequency is adjusted to achieve a locked state. Figure 4 is a simplified drawing of a PLL.

Figure 4. PLL system



### **Frequency Select Pin Operation**

Table 1. CY22388 16-pin TSSOP

| Output Signal | Frequency Selection Lines |
|---------------|---------------------------|
| CLK A         | FS2, FS1, FS0             |
| CLK B         | FS1, FS0                  |
| CLK C & CLK D | S0                        |
| CLK E         | FIXED                     |

Table 2. CY22389 20-pin TSSOP

| Output Signal         | Frequency Selection Lines |
|-----------------------|---------------------------|
| CLK A                 | FS2, FS1, FS0             |
| CLK B & CLK C         | FS1, FS0                  |
| CLK D, CLK E, & CLK F | FS0                       |
| CLK G                 | FIXED                     |
| CLK H                 | COPY OF CLK D             |

Table 3. CY22391 32-pin QFN

| Output Signal         | Frequency Selection Lines |
|-----------------------|---------------------------|
| CLK A                 | FS2, FS1, FS0             |
| CLK B & CLK C         | FS1, FS0                  |
| CLK D, CLK E, & CLK F | FS0                       |
| CLK G                 | FIXED                     |
| CLK H                 | COPY OF CLK D             |



### Analog VCXO

There are three programmable reference operating modes for the CY22388, CY22389, and CY22391 family of devices. The first mode uses an external pullable crystal and incorporates an internal analog VCXO.

The second mode configures the internal crystal oscillator to accept an external driven reference source from 1 to 100 MHz. The input capacitance on the XIN PIN when driven in this mode is 15 pF.

The third mode disables the VCXO input control and sets the internal oscillator to a fixed frequency operation. The load capacitance seen by the external crystal when connected to PINS XIN and XOUT is equal to 12 pF.

One of the key components in the CY22388, CY22389, and CY22391 family of devices is the analog VCXO. The VCXO is used to 'pull' the reference crystal higher or lower to lock the system frequency to an external source. This is ideal for applications where the output frequency needs to track along with an external reference frequency that is constantly shifting.

The VCXO is completely analog, so there is infinite resolution on the VCXO pull curve. The analog to digital converter steps that are normally associated with a digital VCXO input is not present in this device. A special pullable crystal must be used in order to have adequate VCXO pull range. Pullable crystal specifications are included in this datasheet.

Refer to the application note, Layout Recommendations for the CY22388, CY22389, and CY22391 Devices - ANC0001, for pullable crystal recommendations outside of the standard industry frequencies given in the Pullable Crystal specifications.

#### **VCXO** Profile

Figure 5 shows an example of what a VCXO profile looks like. The analog voltage input is on the X-axis and the PPM range is on the Y-axis. An increase in the VCXO input voltage results in a corresponding increase in the output frequency. This has the effect of moving the PPM from a negative to positive offset.

Figure 5. VCXO Profile





### **Absolute Maximum Conditions**

| Parameter                | Description                                                 | Condition                   | Min  | Max                   | Unit |
|--------------------------|-------------------------------------------------------------|-----------------------------|------|-----------------------|------|
| $V_{DD}/AV_{DD}/V_{DDL}$ | Core supply voltage                                         |                             | -0.5 | 4.6                   | V    |
| V <sub>IN</sub>          | Input voltage                                               | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> + 0.5 | VDC  |
| T <sub>S</sub>           | Temperature, Storage                                        | Non-Functional              | -65  | 125                   | °C   |
| ESD <sub>HBM</sub>       | Electrostatic discharge (ESD) protection (human body model) | MIL-STD-883, Method 3015    | 2000 | _                     | V    |
| UL-94                    | Flammability rating                                         | V-0 at 1/8 in.              | _    | 10                    | ppm  |
| MSL                      | Moisture sensitivity level                                  | All packages                | 3    |                       | _    |

### **Pullable Crystal Specifications**

| Parameter [1, 2]                   | Description                                         | Comments                                                  | Min  | Тур        | Max  | Unit |
|------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|------|------------|------|------|
| F <sub>NOM</sub>                   | 13.5-MHz and 27-MHz crystal<br>AT-Cut               | Parallel resonance, fundamental mode                      |      | See Note 2 |      |      |
| C <sub>LNOM</sub>                  | Nominal load capacitance                            | Order crystal at one specific C <sub>LNOM</sub> 0 ppm     | 11.4 | 12         | 12.6 | pF   |
| R <sub>1</sub>                     | Equivalent series resistance (ESR)                  | Fundamental mode (CL = Series)                            | -    | _          | 40   | Ω    |
| DL                                 | Crystal drive level                                 | Nominal V <sub>DD</sub> at 25 °C over ±120 ppm pull range | _    | _          | 300  | μW   |
| C <sub>0</sub> [3]                 | Crystal shunt capacitance                           |                                                           | 1.5  | 3          | 4.0  | pF   |
| C <sub>1</sub> <sup>[3]</sup>      | Crystal motional capacitance                        |                                                           | 12   | 14         | 16.8 | fF   |
| F <sub>3SEPHI</sub> <sup>[2]</sup> | Third overtone separation from 3 × F <sub>NOM</sub> | Mechanical third (high side of 3 × F <sub>NOM</sub> )     | 240  | -          | -    | ppm  |
| F <sub>3SEPLO</sub> <sup>[2]</sup> | Third overtone separation from $3 \times F_{NOM}$   | Mechanical third (low side of $3 \times F_{NOM}$ )        | -    | _          | -120 | ppm  |

# **Operating Conditions**

| Parameter                | Description                                                                                      |      | Тур | Max | Unit |
|--------------------------|--------------------------------------------------------------------------------------------------|------|-----|-----|------|
| $V_{DD}/AV_{DD}/V_{DDL}$ | Operating voltage                                                                                |      | 3.3 | 3.6 | V    |
| T <sub>A</sub>           | Ambient temperature                                                                              | -10  | _   | 70  | °C   |
| C <sub>LOAD</sub>        | Maximum load capacitance                                                                         | _    | _   | 15  | pF   |
| t <sub>PU</sub>          | Power-up time for all $V_{DD}$ s reach minimum specified voltage (power ramps must be monotonic) | 0.05 | _   | 500 | ms   |

- Notes
   Device operates to the following specs, which are guaranteed by design.
   Refer to CY22388 Application Note and online software for a list of approved crystal specifications.
   Increased tolerance available from pull range less than ±120 ppm.



### **DC Parameters**

| Parameter [4]                  | Description                  | Conditions                                                  | Min                  | Тур | Max                  | Unit |
|--------------------------------|------------------------------|-------------------------------------------------------------|----------------------|-----|----------------------|------|
| I <sub>OH</sub> <sup>[5]</sup> | Output high current          | $V_{OH} = V_{DD} - 0.5, V_{DD} = 3.3 \text{ V}$             | 12                   | _   | -                    | mA   |
| I <sub>OL</sub> <sup>[5]</sup> | Output low current           | V <sub>OL</sub> = 0.5, V <sub>DD</sub> = 3.3 V              | 12                   | _   | _                    | mA   |
| I <sub>IH</sub>                | Input high current           | V <sub>IH</sub> = V <sub>DD</sub> , excluding Vin, Xin      | -                    | 5   | 10                   | μΑ   |
| I <sub>IL</sub>                | Input low current            | V <sub>IL</sub> = 0 V, excluding Vin, Xin                   | _                    | 5   | 10                   | μA   |
| V <sub>IH</sub>                | Input high voltage           | FS0/1/2 OE input CMOS levels                                | $0.7 \times A_{VDD}$ | _   | -                    | V    |
| V <sub>IL</sub>                | Input low voltage            | FS0/1/2 OE input CMOS levels                                | _                    | _   | $0.3 \times A_{VDD}$ | V    |
| V <sub>VCXO</sub>              | VIN input range              |                                                             | 0                    | _   | A <sub>VDD</sub>     | V    |
| C <sub>IN</sub>                | Input capacitance            | FS0/1/2 and OE pins only                                    | _                    | _   | 7                    | pF   |
| $I_{VDD}$                      | Supply current               | V <sub>DD</sub> /AV <sub>DD</sub> /V <sub>DDL</sub> current | _                    | 60  | _                    | mA   |
| C <sub>INXIN</sub>             | Input capacitance at XIN     | VCXO disabled external reference                            | _                    | 15  | _                    | pF   |
| C <sub>INXTAL</sub>            | Input capacitance at crystal | VCXO disabled fixed frequency oscillator                    | _                    | 12  | _                    | pF   |

Notes
4. Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with fully loaded outputs.
5. Custom drive level is available upon request.



### **AC Parameters**

| Parameter [4]        | Description                             | Conditions                                                                                                                                                                                                          | Min  | Тур  | Max | Units |
|----------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------|
| 1/t1                 | Output frequency                        | PLL <sub>minmax</sub> /Divider <sub>maximum</sub>                                                                                                                                                                   | 4.2  | _    | 166 | MHz   |
| DC1                  | Output duty cycle<br>(excluding REFOUT) | Duty cycle is defined in Figure 7; $t_2/t_1$ , 50% of $V_{DD}$ External reference duty cycle between 40% and 60% measured at $V_{DD}/2$ (Clock output is $\leq$ 125 MHz)                                            | 45   | 50   | 55  | %     |
| DC2                  | Output duty cycle                       | Duty cycle is defined in Figure 7;<br>t <sub>2</sub> /t <sub>1</sub> , 50% of V <sub>DD</sub><br>External reference duty cycle<br>between 40% and 60% measured at<br>V <sub>DD</sub> /2 (Clock output is > 125 MHz) | 40   | 50   | 60  | %     |
| DC <sub>REFOUT</sub> | Output duty cycle                       | Duty cycle is defined in Figure 7;<br>$t_2/t_1$ , 50% of $V_{DD}$<br>(XIN Duty Cycle = 45/55%)                                                                                                                      | 40   | 50   | 60  | %     |
| ER                   | Rising edge rate                        | Output clock edge rate. Measured from 20% to 80% of V <sub>DD</sub> . C <sub>LOAD</sub> = 15 pF. See Figure 8.                                                                                                      | 0.75 | 1.2  | -   | V/ns  |
| EF                   | Falling edge rate                       | Output clock edge rate. Measured from 80% to 20% of V <sub>DD</sub> . C <sub>LOAD</sub> = 15 pF. See Figure 8.                                                                                                      | 0.75 | 1.2  | -   | V/ns  |
| T <sub>9</sub>       | Clock jitter                            | Period jitter                                                                                                                                                                                                       | _    | ±250 | _   | ps    |
| T <sub>10</sub>      | PLL lock time                           |                                                                                                                                                                                                                     | _    | 1    | 5   | ms    |
| $f_{\Delta XO}$      | VCXO crystal pull range                 | Using non-SMD-49 crystal specified in CY22388 application note, ANC0002" Nominal crystal frequency input assumed (0 ppm) at 25 °C and 3.3 V                                                                         | ±110 | ±120 | -   | ppm   |
|                      |                                         | Using SMD-49 crystal specified in CY22388 application note, ANC0002" Nominal crystal frequency input assumed (0 ppm) at 25 °C and 3.3 V                                                                             | ±105 | ±120 | -   | ppm   |

### **Test and Measurement**

Figure 6. Test and Measurement





### **Voltage and Timing Definitions**

Figure 7. Duty Cycle Definition



Figure 8. ER = (0.6  $\times$  V<sub>DD</sub>)/t<sub>3</sub>, EF = (0.6  $\times$  V<sub>DD</sub>)/t<sub>4</sub>



Figure 9. FS Controlled Clock Output





### **Ordering Information**

All product offerings are factory-programmed customer-specific devices with customized part numbers. The Possible Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or sales representative for more information.

| Part Number  | Package | Туре                         | Production Flow            |
|--------------|---------|------------------------------|----------------------------|
| Pb-free      |         |                              |                            |
| CY22388FZXC  | ZZ16    | 16-pin TSSOP                 | Commercial, 0 °C to +70 °C |
| CY22388FZXCT | ZZ16    | 16-pin TSSOP – Tape and Reel | Commercial, 0 °C to +70 °C |

### **Possible Configurations**

| Part Number [6]  | Package | Туре                              | Production Flow            |
|------------------|---------|-----------------------------------|----------------------------|
| Pb-free          |         |                                   |                            |
| CY22388ZXC-xxx   | ZZ16    | 16-pin TSSOP                      | Commercial, 0 °C to +70 °C |
| CY22388ZXC-xxxT  | ZZ16    | 16-pin TSSOP – Tape and Reel      | Commercial, 0 °C to +70 °C |
| CY22389ZXC-xxx   | ZZ20    | 20-pin TSSOP                      | Commercial, 0 °C to +70 °C |
| CY22389ZXC-xxxT  | ZZ20    | 20-pin TSSOP – Tape and Reel      | Commercial, 0 °C to +70 °C |
| CY22391LTXC-xxx  | LT32    | 32-pin QFN (Sawn)                 | Commercial, 0 °C to +70 °C |
| CY22391LTXC-xxxT | LT32    | 32-pin QFN (Sawn) – Tape and Reel | Commercial, 0 °C to +70 °C |

#### **Ordering Code Definitions**



#### Notes

Document Number: 38-07734 Rev. \*G

<sup>6.</sup> The CY22388ZXC-xxx, CY22389ZXC-xxx, and CY22391LTXC-xxx are factory-programmed configurations. For more details, contact your local Cypress FAE or sales representative.



### **Package Drawing and Dimensions**

Figure 10. 16-pin TSSOP (4.40 mm Body) Z16.173/ZZ16.173 Package Outline, 51-85091



DIMENSIONS IN MM(INCHES) MIN. MAX.

REFERENCE JEDEC MO-153

PACKAGE WEIGHT 0.05qms

| PART #   |                |  |  |
|----------|----------------|--|--|
| Z16.173  | STANDARD PKG.  |  |  |
| ZZ16.173 | LEAD FREE PKG. |  |  |





51-85091 \*D

Figure 11. 20-pin TSSOP (4.40 mm Body) Z20.173/ZZ20.173 Package Outline, 51-85118



DIMENSIONS IN MM[INCHES] MIN. MAX.

REFERENCE JEDEC MO-153

| PART #   |                |  |  |  |
|----------|----------------|--|--|--|
| Z20.173  | STANDARD PKG.  |  |  |  |
| ZZ20.173 | LEAD FREE PKG. |  |  |  |





51-85118 \*D



### Package Drawing and Dimensions (continued)

Figure 12. 32-pin QFN (5 × 5 × 1.0 mm) LT32B 3.5 × 3.5 E-Pad (Sawn) Package Outline, 001-30999



001-30999 \*D

Document Number: 38-07734 Rev. \*G



### Acronyms

| Acronym | Description                           |  |  |  |
|---------|---------------------------------------|--|--|--|
| ESD     | Electrostatic Discharge               |  |  |  |
| ESR     | Equivalent Series Resistance          |  |  |  |
| FAE     | Field Application Engineer            |  |  |  |
| FS      | Frequency Select                      |  |  |  |
| PJ      | Period Jitter                         |  |  |  |
| PLL     | Phase-Locked Loop                     |  |  |  |
| QFN     | Quad Flat No-leads                    |  |  |  |
| TSSOP   | Thin Shrunk Small Outline Package     |  |  |  |
| VCO     | Voltage-Controlled Oscillator         |  |  |  |
| VCXO    | Voltage-Controlled Crystal Oscillator |  |  |  |

### **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure   |  |  |
|--------|-------------------|--|--|
| °C     | degree Celsius    |  |  |
| fF     | femtofarad        |  |  |
| ΚΩ     | kilohm            |  |  |
| MHz    | megahertz         |  |  |
| μΑ     | microampere       |  |  |
| μF     | microfarad        |  |  |
| μs     | microsecond       |  |  |
| μW     | microwatt         |  |  |
| mA     | milliampere       |  |  |
| ms     | millisecond       |  |  |
| mV     | millivolt         |  |  |
| ns     | nanosecond        |  |  |
| Ω      | ohm               |  |  |
| PPM    | parts per million |  |  |
| pF     | picofarad         |  |  |
| ps     | picosecond        |  |  |
| V      | volt              |  |  |
| W      | watt              |  |  |



## **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 320458  | RGL                | 03/07/05           | New data sheet Internal setting in VCXO are XOB/A=110, Offset=1110, Gain=101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *A       | 389649  | RGL                | 08/02/05           | Changed R1 value to max. $40\Omega$ Changed DL comments and max. value to $300\mu$ W Changed f <sub><math>\Delta XO</math></sub> min. value to $\pm 110$ ppm and typ. value to $\pm 120$ ppm                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *B       | 523597  | RGL                | 11/12/06           | Specified a non-SMD-49 and SMD-49 crystal specs in the VCXO Pull Range Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *C       | 2632357 | KVM                | 01/13/09           | Updated template. Updated Ordering Information table to add tape & reel part numbers. Added LT32 (saw) QFN package for CY22391, including package drawing. LY32 (punch) QFN package "not recommended for new designs" Added Package column to Ordering Information table and cleaned up package references in captions of the package drawings. Changed document title to spell out each part number in full. Clarified that Power Down (PD#) is active-low: in block diagram, CY22389 pinout and in pin description table. Replaced PDWN and PD with PD#. Changed package diagram 51-85188*A to 51-85188*B. |
| *D       | 2897246 | KVM                | 03/22/10           | Added note regarding Possible Configurations in Possible Configurations section. Updated package diagrams. Removed LY32 package drawing. Updated Note 6 and removed Note 7.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *E       | 3030336 | CXQ                | 09/14/10           | Fixed formatting in Features on page 1. Fixed various typos. Changes all packages to MSL 3. Removed "Recommended" from Operating Conditions heading. Added Ordering Code Definitions. Added Acronyms, and Units of Measure. Updated Figure 10 and Figure 11. Updated Sales, Solutions, and Legal Information                                                                                                                                                                                                                                                                                                 |
| *F       | 3786734 | PURU               | 10/29/2012         | Modified Figure 3 caption. Added two part numbers (CY22388FZXC and CY22388FZXCT). Updated Package Drawing and Dimensions for 51-85091 (*C to *D), 51-85118 (*C to *D), and 001-30999 (*C to *D).                                                                                                                                                                                                                                                                                                                                                                                                             |
| *G       | 4142797 | CINM               | 10/01/2013         | Updated in new template.  Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

Lighting & Power Control

Memory
PSoC
Touch Sensing
USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

#### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2005-2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.